Operating Systems: Internals and Design Principles, 7<sup>th</sup> Edition

Testbank

Chapter 1

## Chapter 1 – Computer Systems Overview

## **TRUE/FALSE QUESTIONS:**

| 1)  | The processor controls the operation of the computer and performs its data processing functions. |              |     |                                                                            |
|-----|--------------------------------------------------------------------------------------------------|--------------|-----|----------------------------------------------------------------------------|
|     | Answer: 🏮                                                                                        | True         |     | False                                                                      |
| 2)  | It is not pos<br>being proce                                                                     |              | ı C | ommunications interrupt to occur while a printer interrupt is              |
|     | Answer:                                                                                          | True         | 9   | False                                                                      |
| 3)  | A system b                                                                                       | us transfe   | rs  | data between the computer and its external environment.                    |
|     | Answer:                                                                                          | True         | 0   | False                                                                      |
| 4)  | Cache mem                                                                                        | nory is inv  | is  | ible to the OS.                                                            |
|     | Answer: 👩                                                                                        | True         |     | False                                                                      |
| 5)  |                                                                                                  |              |     | ocessor can not be engaged in executing other instructions is in progress. |
|     | Answer:                                                                                          | True         | 9   | False                                                                      |
| 6)  | Digital Sign                                                                                     | nal Process  | SO  | rs deal with streaming signals such as audio and video.                    |
|     | Answer: 👩                                                                                        | True         |     | False                                                                      |
| 7)  | The fetched                                                                                      | l instructio | on  | is loaded into the Program Counter.                                        |
|     | Answer:                                                                                          | True         | 9   | False                                                                      |
| 8)  | Interrupts a                                                                                     | are provid   | eċ  | l primarily as a way to improve processor utilization.                     |
|     | Answer: 👩                                                                                        | True         |     | False                                                                      |
| 9)  | The interru                                                                                      | _            | uı  | at any time and therefore at any point in the execution of a               |
|     | Answer: 👩                                                                                        | True         |     | False                                                                      |
| 10) | Over the ye                                                                                      |              | ory | access speed has consistently increased more rapidly than                  |
|     | Answer:                                                                                          | True         | 9   | False                                                                      |

| Operatin | g Systems:                                                                                                       | Internals a                   | nd Design Principles, 7th I                                                                             | Edition               | Testbank     |
|----------|------------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------|--------------|
| 11)      | 11) An SMP can be defined as a stand-alone computer system with two or more processors of comparable capability. |                               |                                                                                                         |                       |              |
|          | Answer: 👩                                                                                                        | True                          | False                                                                                                   |                       |              |
| 12)      | _                                                                                                                |                               | ord contains status informati<br>pically set by the programm                                            |                       |              |
|          | Answer:                                                                                                          | True 👩                        | False                                                                                                   |                       |              |
| 13)      | An exampl                                                                                                        | e of a multio                 | ore system is the Intel Core                                                                            | i7.                   |              |
|          | Answer: o                                                                                                        | True                          | False                                                                                                   |                       |              |
| 14)      |                                                                                                                  | •                             | hierarchy the Hit Ratio is de<br>in the slower memory.                                                  | fined as the fractio  | n of all     |
|          | Answer:                                                                                                          | True 👩                        | False                                                                                                   |                       |              |
| 15)      | The operat                                                                                                       | 0,                            | cts as an interface between t                                                                           | he computer hardv     | ware and the |
|          | Answer: 👩                                                                                                        | True                          | False                                                                                                   |                       |              |
| MULTIP   | LE CHOICI                                                                                                        | <u>QUESTIO</u>                | NS:                                                                                                     |                       |              |
| 1)       | The four m                                                                                                       | ain structur                  | l elements of a computer sy                                                                             | stem are:             |              |
|          | B) Proce<br>C) Proce                                                                                             | ssor, I/O Mo<br>ssor, Registe | Iemory, I/O Modules and Sydules, System Bus and Secons, Main Memory and Systems, I/O Modules and Main M | ndary Memory<br>m Bus |              |
|          | Answer: A                                                                                                        |                               |                                                                                                         |                       |              |
| 2)       | The                                                                                                              | holds t                       | ne address of the next instru                                                                           | ction to be fetched   |              |

B) Instruction Register (IR)

D) Program Counter (PC)

Chapter 1

Answer: D

A) Accumulator (AC)

C) Instruction Counter (IC)

Answer: B

Chapter 1

| Ope | erating Systems: I                                        | nternals and Design Prin                                                                                                                                                                                                                         | ciples, 7 <sup>th</sup> Edition | Testbank          | Chapter 1 |  |  |  |
|-----|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------|-----------|--|--|--|
|     |                                                           | is a point-to-point link-speed communications an                                                                                                                                                                                                 | _                               | •                 |           |  |  |  |
|     | A) QPI                                                    | B) DDR3                                                                                                                                                                                                                                          | C) LRUA                         | D) ISR            |           |  |  |  |
|     | Answer: A                                                 |                                                                                                                                                                                                                                                  |                                 |                   |           |  |  |  |
|     | 10) Small, fast m                                         | emory located between the                                                                                                                                                                                                                        | e processor and main me         | emory is called:  |           |  |  |  |
|     | A) Block m                                                | •                                                                                                                                                                                                                                                | B) Cache memo                   | -                 |           |  |  |  |
|     | C) Direct r                                               | nemory                                                                                                                                                                                                                                           | D) WORM mem                     | ory               |           |  |  |  |
|     | Answer: B                                                 |                                                                                                                                                                                                                                                  |                                 |                   |           |  |  |  |
|     | 11) In a uniproce                                         | essor system, multiprogran                                                                                                                                                                                                                       | nming increases process         | or efficiency by: |           |  |  |  |
|     | B) Disablii<br>C) Elimina                                 | <ul><li>A) Taking advantage of time wasted by long wait interrupt handling</li><li>B) Disabling all interrupts except those of highest priority</li><li>C) Eliminating all idle processor cycles</li><li>D) Increasing processor speed</li></ul> |                                 |                   |           |  |  |  |
|     | Answer: A                                                 |                                                                                                                                                                                                                                                  |                                 |                   |           |  |  |  |
|     | 12) The two basi                                          | c types of processor registe                                                                                                                                                                                                                     | ers are:                        |                   |           |  |  |  |
|     | A) User-vi                                                | sible and user-invisible reg                                                                                                                                                                                                                     | risters                         |                   |           |  |  |  |
|     |                                                           | and user-invisible register                                                                                                                                                                                                                      |                                 |                   |           |  |  |  |
|     | C) Control                                                | and Status registers                                                                                                                                                                                                                             |                                 |                   |           |  |  |  |
|     | D) User-vi                                                | sible and Control/Status re                                                                                                                                                                                                                      | gisters                         |                   |           |  |  |  |
|     | Answer: D                                                 |                                                                                                                                                                                                                                                  |                                 |                   |           |  |  |  |
|     | 13) When an exte                                          |                                                                                                                                                                                                                                                  |                                 |                   |           |  |  |  |
|     | sends a(n)                                                | signal to the proce                                                                                                                                                                                                                              | essor.                          |                   |           |  |  |  |
|     | A) access                                                 | B) halt                                                                                                                                                                                                                                          | C) handler                      | D) interrupt      |           |  |  |  |
|     | Answer: D                                                 |                                                                                                                                                                                                                                                  |                                 |                   |           |  |  |  |
|     | the hardware<br>speculatively<br>A) mappin<br>C) intercor | _                                                                                                                                                                                                                                                | patterns and attempts to        |                   |           |  |  |  |
|     | Answer: D                                                 |                                                                                                                                                                                                                                                  |                                 |                   |           |  |  |  |

| Operati | ng Systems: Internals and Design Principle                                                                                                                                                                                                                       | s, 7 <sup>th</sup> Edition             | Testbank          |  |  |  |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------|--|--|--|
| 15      | A organization has a number of potential advantages over a uniprocessor organization including performance, availability, incremental growth, and scaling.                                                                                                       |                                        |                   |  |  |  |
|         | A) temporal locality C) direct memory access                                                                                                                                                                                                                     | B) symmetric mul<br>D) processor statu | -                 |  |  |  |
|         | Answer: B                                                                                                                                                                                                                                                        |                                        |                   |  |  |  |
| SHORT   | ANSWER QUESTIONS:                                                                                                                                                                                                                                                |                                        |                   |  |  |  |
| 1       | The invention of the was the hard desktop and handheld computing.                                                                                                                                                                                                | ware revolution that                   | brought about     |  |  |  |
|         | Answer: microprocessor                                                                                                                                                                                                                                           |                                        |                   |  |  |  |
| 2       | To satisfy the requirements of handheld devices, the classic microprocessor is giving way to the, where not just the CPUs and caches are on the same chip, but also many of the other components of the system, such as DSPs, GPUs, I/O devices and main memory. |                                        |                   |  |  |  |
|         | Answer: System on a Chip (SoC)                                                                                                                                                                                                                                   |                                        |                   |  |  |  |
| 3       | ) The processing required for a single instructi                                                                                                                                                                                                                 | on is called a(n)                      | cycle.            |  |  |  |
|         | Answer: instruction                                                                                                                                                                                                                                              |                                        |                   |  |  |  |
| 4       | The fetched instruction is loaded into the                                                                                                                                                                                                                       | ·                                      |                   |  |  |  |
|         | Answer: Instruction Register (IR)                                                                                                                                                                                                                                |                                        |                   |  |  |  |
| Ę       | 5) When an external device is ready to accept more data from the processor, the module for that external device sends an signal to the processor.                                                                                                                |                                        |                   |  |  |  |
|         | Answer: interrupt request                                                                                                                                                                                                                                        |                                        |                   |  |  |  |
| e       | The is a device for staging the mo<br>and processor registers to improve performant<br>programmer or processor.                                                                                                                                                  |                                        | -                 |  |  |  |
|         | Answer: cache                                                                                                                                                                                                                                                    |                                        |                   |  |  |  |
| 7       | External, nonvolatile memory is also referred                                                                                                                                                                                                                    | l to as or                             | auxiliary memory. |  |  |  |
|         | Answer: secondary memory                                                                                                                                                                                                                                         |                                        |                   |  |  |  |
| 8       | ) When a new block of data is read into the cac cache location the block will occupy.                                                                                                                                                                            | the the d                              | letermines which  |  |  |  |
|         | Answer: mapping function                                                                                                                                                                                                                                         |                                        |                   |  |  |  |

Chapter 1

| Operatin | g Systems: Internals and Design Principles, 7 <sup>th</sup> Edition                                            | Testbank              | Chapter 1 |
|----------|----------------------------------------------------------------------------------------------------------------|-----------------------|-----------|
| 9)       | In a multiprocessor all processors can perform the sa failure of a single processor does not halt the machine. | me functions so the   |           |
|          | Answer: symmetric                                                                                              |                       |           |
| 10)      | A computer combines two or more processors on a silicon.                                                       | single piece of       |           |
|          | Answer: multicore                                                                                              |                       |           |
| 11)      | A Control/Status register that contains the address of the next in fetched is called the                       | nstruction to be      |           |
|          | Answer: Program Counter (PC)                                                                                   |                       |           |
| 12)      | Each location in Main Memory contains a value that either an instruction or data.                              | can be interpreted as |           |
|          | Answer: binary number                                                                                          |                       |           |
| 13)      | A special type of address register required by a system that imp<br>stack addressing is called a               | plements user visible |           |
|          | Answer: stack pointer                                                                                          |                       |           |
| 14)      | Registers that are used by system programs to minimize main no optimizing register use are called              | nemory references by  |           |
|          | Answer: user-visible registers                                                                                 |                       |           |
| 15)      | The concept of multiple programs taking turns in execution is k                                                | known as              |           |
|          | Answer: multiprogramming                                                                                       |                       |           |